# Digital Design and Computer Organization Laboratory UE19CS206

3<sup>rd</sup> Semester, Academic Year 2020-21

Date: 01-10-2020

| Name:            | SRN:          | Section: |
|------------------|---------------|----------|
| Suhan.B.Revankar | PES2UG19CS412 | G        |
|                  |               |          |
|                  |               |          |

Week#\_\_4\_\_ Program Number :\_\_\_1\_\_\_

<u>Title of the Program</u>

## **REGISTER FILE**

AIM: TO CONSTRUCT A REGISTER FILE, FROM WHICH TWO 16-BIT VALUES CAN BE READ, AND TO WHICH ONE 16-BIT VALUE WRITTEN, EVERY CLOCK CYCLE.

1: Paste the Screen Shot of the source code in reg\_file.v

```
reg_file - Notepad
 ile Edit Format View He
// Write code for modules you need here
module dfrl 16 (input wire clk, reset, load, input wire [15:0] in, output wire [15:0] out);
dfrl f0(clk.reset.load.in[0].out[0]):
dfrl f1(clk,reset,load,in[1],out[1]);
dfrl_f2(clk,reset,load,in[2],out[2]);
dfrl f3(clk,reset,load,in[3],out[3]);
dfrl _f4(clk,reset,load,in[4],out[4]);
dfrl_f5(clk,reset,load,in[5],out[5]);dfrl_f6(clk,reset,load,in[6],out[6]);
dfrl_f7(clk,reset,load,in[7],out[7]);
dfrl f8(clk,reset,load,in[8],out[8]);
dfrl f9(clk,reset,load,in[9],out[9])
dfrl _f10(clk,reset,load,in[10],out[10]);
dfrl _f11(clk,reset,load,in[11],out[11]);
dfrl _f12(clk,reset,load,in[12],out[12]);
dfrl _f13(clk,reset,load,in[13],out[13]);
dfrl _f14(clk,reset,load,in[14],out[14]);
dfrl f15(clk,reset,load,in[15],out[15]);
endmodule
module mux8_16 (input wire [0:15] i0, i1, i2, i3, i4, i5, i6, i7, input wire [0:2] j,
output wire [0:15] o);
mux8 mux8_0({i0[0], i1[0], i2[0], i3[0], i4[0], i5[0], i6[0], i7[0]}, j[0], j[1], j[2], o[0]);
mux8 mux8_1({i0[1], i1[1], i2[1], i3[1], i4[1], i5[1], i6[1], i7[1]}, j[0], j[1], j[2], o[1]);
mux8 mux8_2({i0[2], i1[2], i2[2], i3[2], i4[2], i5[2], i6[2], i7[2]}, j[0], j[1], j[2], o[2]);
mux8 mux8_3({i0[3], i1[3], i2[3], i3[3], i4[3], i5[3], i6[3], i7[3]}, j[0], j[1], j[2], o[3]);
mux8 mux8_4({i0[4], i1[4], i2[4], i3[4], i4[4], i5[4], i6[4], i7[4]}, j[0], j[1], j[2], o[4]);
mux8 mux8_5({i0[5], i1[5], i2[5], i3[5], i4[5], i5[5], i6[5], i7[5]}, j[0], j[1], j[2], o[5]);
mux8 mux8 6({i0[6], i1[6], i2[6], i3[6], i4[6], i5[6], i6[6], i7[6]}, j[0], j[1], j[2], o[6]);
mux8 mux8 7({i0[7], i1[7], i2[7], i3[7], i4[7], i5[7], i6[7], i7[7]}, i[0], i[1], i[2], o[7]);
mux8 mux8_8({i0[8], i1[8], i2[8], i3[8], i4[8], i5[8], i6[8], i7[8]}, j[0], j[1], j[2], o[8]);
mux8 mux8_9({i0[9], i1[9], i2[9], i3[9], i4[9], i5[9], i6[9], i7[9]}, j[0], j[1], j[2], o[9]);
mux8 mux8 10({i0[10], i1[10], i2[10], i3[10], i4[10], i5[10], i6[10], i7[10]}, i[0], i[0], i[1], i[2], o[10]);
mux8 mux8_11({i0[11], i1[11], i2[11], i3[11], i4[11], i5[11], i6[11], i7[11]}, j[0], j[1], j[2], o[11]);
mux8 mux8_12({i0[12], i1[12], i2[12], i3[12], i4[12], i5[12], i6[12], i7[12]}, j[0], j[1], j[2], o[12]);
mux8 mux8_13({i0[13], i1[13], i2[13], i3[13], i4[13], i5[13], i6[13], i7[13]}, j[0], j[1], j[2], o[13]);
mux8 mux8_14({i0[14], i1[14], i2[14], i3[14], i4[14], i5[14], i6[14], i7[14]}, j[0], j[1], j[2], o[14]);
mux8 mux8_15({i0[15], i1[15], i2[15], i3[15], i4[15], i5[15], i6[15], i7[15]}, j[0], j[1], j[2], o[15]);
endmodule
module reg file (input wire clk, reset, wr, input wire [0:2] rd addr a,
rd addr b, wr addr, input wire [0:15] d in,
output wire [0:15] d out a, d out b);
wire [0:7] load;
wire [0:15] dout 0, dout 1, dout 2, dout 3, dout 4, dout 5, dout 6, dout 7;
dfrl_16 dfrl_16_0(clk,reset,load[0],d_in,dout_0);
dfrl_16 dfrl_16_1(clk,reset,load[1],d_in,dout_1);
dfrl 16 dfrl 16 2(clk,reset,load[2],d in,dout 2);
dfrl_16 dfrl_16_3(clk,reset,load[3],d_in,dout_3);
dfrl_16 dfrl_16_4(clk,reset,load[4],d_in,dout_4);
dfrl 16 dfrl_16_5(clk,reset,load[5],d_in,dout_5);
dfrl_16 dfrl_16_6(clk,reset,load[6],d_in,dout_6);
dfrl_16 dfrl_16_7(clk,reset,load[7],d_in,dout_7);
demux8 demux8_0(wr,wr_addr[2],wr_addr[1],wr_addr[0],load);
mux8_16 mux8_16_9(dout_0, dout_1, dout_2, dout_3, dout_4, dout_5, dout_6, dout_7, rd_addr_a, d_out_a);
mux8_16 mux8_16_10(dout_0, dout_1, dout_2, dout_3, dout_4, dout_5, dout_6, dout_7, rd_addr_b, d_out_b);
endmodule
```

# 2.Complete the truth table for all the 6 rows

The first four combinations that implement write operation and the last two combinations that implement read operation.

| wr | rd_addr_a |    | rd_addr_b |    | wr_addr |    | d_in | Output |    |                      |                              |
|----|-----------|----|-----------|----|---------|----|------|--------|----|----------------------|------------------------------|
| 25 | 24        | 23 | 22        | 21 | 20      | 19 | 18   | 17     | 16 | Bit15<br>to<br>Bit 0 |                              |
| 1  | X         | X  | X         | X  | X       | X  | 0    | 1      | 1  | CDEF                 | Reg3=CDEF                    |
| 1  | X         | X  | X         | X  | X       | x  | 1    | 1      | 1  | 3210                 | Reg7=3210                    |
| 1  | 0         | 1  | 1         | 1  | 1       | 1  | 1    | 0      | 1  | 4567                 | Reg5=4567                    |
| 1  | 0         | 0  | 1         | 1  | 0       | 1  | 0    | 0      | 0  | BA98                 | Reg0=BA98                    |
| 0  | 0         | 0  | 1         | 1  | 0       | 1  | 0    | 0      | 1  | xxxx                 | d_out_a=0000<br>d_out_b=4567 |
| 0  | 0         | 0  | 0         | 0  | 0       | 0  | X    | X      | X  | xxxx                 | d_out_a=BA98<br>d_out_b=BA98 |

#### 3: Paste the Screen shot of the GTKWave form

I. SCREENSHOT1

#### **CASE1** (Write operation):

wr=1, Write Address=011, d\_in=CDEF, Verify in[15:0] of Register 3



#### II. SCREENSHOT 2

#### **CASE2** (Write operation):

wr=1, Write Address=111, d\_in=3210, Verify in[15:0] of Register 7



#### III. SCREENSHOT 3

#### **CASE 3 (Write operation):**

wr=1 ,rd\_addr\_a=011, rd\_addr\_b=111,wr\_addr=101, d\_in=4567,Verify in[15:0] of Register 5



#### iv. SCREENSHOT 4

### **CASE 4 (Write operation):**

wr=1, rd\_addr\_a=001, rd\_addr\_b=101,wr\_addr=000, d\_in=BA98,Verify in[15:0] of Register 0



v. SCREENSHOT 5 CASE 5 (Read operation):

wr=0 , rd\_addr\_a=001, rd\_addr\_b=101,wr\_addr=001,
Verify d\_out\_a=Content of Register 1,
d out b==Content of Register 5



vi. SCREENSHOT 6 CASE 6 (Read operation):

wr=0 , rd\_addr\_a=000, rd\_addr\_b=000,wr\_addr= XXXX
Verify d\_out\_a=Content of Register 0,
d\_out\_b==Content of Register 0



## **Disclaimer:**

- The programs and output submitted is duly written, verified and executed my me.
- I have not copied from any of my peers nor from the external resource such as internet.
- If found plagiarized, I will abide with the disciplinary action of the University.

Signature:

Suhan.B.Revankar

Name: Suhan.B.Revankar

SRN:PES2UG19CS412

Section: G

Date: 01-10-2020